

## Optimizing 10nm-scale Double Gate MOSFET

Sayed Hasan, Jing Wang and Mark Lundstrom School of Electrical and Computer Engineering Purdue University, West Lafayette, Indiana 47907-1285

Presented by: Jing Wang Email:jingw@purdue.edu





























